### GENERAL DESCRIPTION The ICS85408 is a low skew, high performance 1-to-8 Differential-to-LVDS Clock Distribution Chip and a member of the HiPerClocks<sup>M</sup> family of High Performance Clock Solutions from ICS. The ICS85408 CLK, nCLK pair can ac- cept most differential input levels and translates them to 3.3V LVDS output levels. Utilizing Low Voltage Differential Signaling (LVDS), the ICS85408 provides a low power, low noise, low skew, point-to-point solution for distributing LVDS clock signals. Guaranteed output and part-to-part skew specifications make the ICS85408 ideal for those applications demanding well defined performance and repeatability. #### **F**EATURES - · 8 Differential LVDS outputs - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Maximum output frequency: 700MHz - Translates any differential input signal (LVPECL, LVHSTL, SSTL, HCSL) to LVDS levels without external bias networks - Translates any single-ended input signal to LVDS with resistor bias on nCLK input - Multiple output enable inputs for disabling unused outputs in reduced fanout applications - Output skew: 50ps (maximum) - Part-to-part skew: 550ps (maximum) - Propagation delay: 2.4ns (maximum) - · 3.3V operating supply - 0°C to 70°C ambient operating temperature - Available in both standard (RoHS5) and lead-free (RoHS 6) packages #### **BLOCK DIAGRAM** #### PIN ASSIGNMENT #### ICS85408 24-Lead, 173-MIL TSSOP 4.4mm x 7.8mm x 0.92mm body package G Package Top View 85408BG 1 REV.A OCTOBER 27,2008 TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |------------|-----------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | nQ6, Q6 | Output | | Differential output pair. LVDS interface levels. | | 3, 4 | nQ5, Q5 | Output | | Differential output pair. LVDS interface levels. | | 5, 6 | nQ4, Q4 | Output | | Differential output pair. LVDS interface levels. | | 7, 8 | nQ3, Q3 | Output | | Differential output pair. LVDS interface levels. | | 9, 10 | nQ2, Q2 | Output | | Differential output pair. LVDS interface levels. | | 11, 12 | nQ1, Q1 | Output | | Differential output pair. LVDS interface levels. | | 13, 14 | nQ0, Q0 | Output | | Differential output pair. LVDS interface levels. | | 15 | nCLK | Input | Pullup | Inverting differential clock input. | | 16 | CLK | Input | Pulldown | Non-inverting differential clock input. | | 17, 19, 20 | V <sub>DD</sub> | Power | | Positive supply pins. | | 18, 21 | GND | Power | | Power supply ground. | | 22 | OE | Input | Pullup | Output enable. Controls the enabling and disabling of outputs Qx, nQx. When HIGH, the outputs are enabled. When LOW, the outputs are in HiZ. LVCMOS / LVTTL interface levels. | | 23, 24 | nQ7, Q7 | Output | | Differential output pair. LVDS interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | | | 4 | | pF | TABLE 3A. CONTROL INPUT FUNCTION TABLE | Inputs | Outputs | | | | | |--------|---------|---------|--|--|--| | OE | Q0:Q7 | nQ0:nQ7 | | | | | 0 | HiZ | HiZ | | | | | 1 | ACTIVE | ACTIVE | | | | TABLE 3B. CLOCK INPUT FUNCTION TABLE | Inp | uts | Outputs | | Input to Output Mode | Polarity | |----------------|----------------|---------|---------|------------------------------|---------------| | CLK | nCLK | Q0:Q7 | nQ0:nQ7 | input to Output Mode | Polarity | | 0 | 1 | LOW | HIGH | Differential to Differential | Non Inverting | | 1 | 0 | HIGH | LOW | Differential to Differential | Non Inverting | | 0 | Biased; NOTE 1 | LOW | HIGH | Single Ended to Differential | Non Inverting | | 1 | Biased; NOTE 1 | HIGH | LOW | Single Ended to Differential | Non Inverting | | Biased; NOTE 1 | 0 | HIGH | LOW | Single Ended to Differential | Inverting | | Biased; NOTE 1 | 1 | LOW | HIGH | Single Ended to Differential | Inverting | NOTE 1: Please refer to the Application Information section "Wiring the Differential Input to Accept Single Ended Levels". 85408BG 2 REV. A OCTOBER 27,2008 ## ICS85408 # Low Skew, 1-TO-8 # DIFFERENTIAL-TO-LVDS CLOCK DISTRIBUTION CHIP #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, V<sub>1</sub> -0.5V to $V_{\rm DD}$ + 0.5 V Outputs, I Continuous Current 10mA 15mA Surge Current Package Thermal Impedance, $\theta_{JA}$ 70°C/W (0 mps) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 90 | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----|--------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | OE | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | OE | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I | Input Low Current | OE | $V_{_{DD}} = 3.465V, V_{_{IN}} = 0V$ | -150 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|------|--------------------------------|---------|---------|------------------------|-------| | | Input High Current | CLK | $V_{IN} = V_{DD} = 3.465V$ | | | 150 | μΑ | | 'ін | | nCLK | $V_{IN} = V_{DD} = 3.465V$ | | | 5 | μΑ | | | Input Low Current | CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Input Low Current | nCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 | | | 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is $V_{DD}$ + 0.3V. NOTE 2: Common mode voltage is defined ast $V_{IH}$ . #### Table 4D. LVDS DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------------------|-------------------------------------------|-------------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | D 1000 | 250 | 400 | 600 | mV | | $\Delta V_{\sf OD}$ | V <sub>OD</sub> Magnitude Change | $R_L = 100\Omega$ | | | 50 | mV | | V <sub>os</sub> | Offset Voltage | D 1000 | 1.125 | 1.4 | 1.6 | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | $R_L = 100\Omega$ | | | 50 | mV | | l <sub>oz</sub> | High Impedance Leakage Current | | -10 | | +10 | μΑ | | I <sub>OFF</sub> | Power Off Leakage | | -1 | | +1 | μΑ | | I <sub>OSD</sub> | Differential Output Short Circuit Current | | | | -5.5 | mA | | I <sub>OS</sub> /I <sub>OSB</sub> | Output Short Circuit Current | | | | -12 | mA | #### **Table 5. AC Characteristics,** $V_{DD} = 3.3V \pm 5\%$ , $TA = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|------------------------------|-----------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 700 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | | 1.6 | | 2.4 | ns | | tsk(o) | Output Skew; NOTE 2, 4 | | | | 50 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | | 550 | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 50 | | 600 | ps | | odc | Output Duty Cycle | | 45 | | 55 | % | | $t_{PZL}, t_{PZH}$ | Output Enable Time; NOTE 5 | | | | 5 | ns | | $t_{PLZ}, t_{PHZ}$ | Output Disable Time; NOTE 5 | | | | 5 | ns | All parameters measured at $f \le 622MHz$ unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This paragraph is defined according with JEDEC Standard 65. NOTE 5: These parameters are guaranteed by characterization. Not tested in production 5. 85408BG 4 REV. A OCTOBER 27,2008 ## PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### PART-TO-PART SKEW #### **OUTPUT SKEW** #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### PROPAGATION DELAY 85408BG 5 REV. A OCTOBER 27,2008 # Low Skew, 1-to-8 DIFFERENTIAL-TO-LVDS CLOCK DISTRIBUTION CHIP #### **OUTPUT RISE/FALL TIME** ### $V_{\text{OD}}$ Setup I<sub>OSD</sub> SETUP ### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 2. In a 100 $\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$ across near the receiver in- put. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the un-used outputs. FIGURE 2. TYPICAL LVDS DRIVER TERMINATION 85408BG 7 REV. A OCTOBER 27,2008 #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 3A to 3E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in Figure 3A, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 3B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 3E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE 85408BG REV. A OCTOBER 27,2008 # ICS85408 Low Skew, 1-to-8 DIFFERENTIAL-TO-LVDS CLOCK DISTRIBUTION CHIP ## DITTERENTIAL TO EV DO GLOCK DISTRIBUTION ## **RELIABILITY INFORMATION** Table 6. $\theta_{JA} vs.$ Air Flow Table for 24 Lead TSSOP $\theta_{JA}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 70°C/W 65°C/W 62°C/W #### TRANSISTOR COUNT The transistor count for ICS85408 is: 1821 #### PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP TABLE 7. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |--------|---------|---------| | STWBOL | Minimum | Maximum | | N | 2 | 4 | | А | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 7.70 | 7.90 | | Е | 6.40 E | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MS-153 ## ICS85408 # Low Skew, 1-to-8 DIFFERENTIAL-TO-LVDS CLOCK DISTRIBUTION CHIP #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|-------------| | 85408BG | ICS85408BG | 24 Lead TSSOP | tube | 0°C to 70°C | | 85408BGT | ICS85408BG | 24 Lead TSSOP | 1000 tape & reel | 0°C to 70°C | | 85408BGLF | ICS85408BGLF | 24 Lead "Lead-Free" TSSOP | tube | 0°C to 70°C | | 85408BGLFT | ICS85408BGLF | 24 Lead "Lead-Free" TSSOP | 1000 tape & reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. 85408BG REV. A OCTOBER 27,2008 # ICS85408 # Low Skew, 1-to-8 DIFFERENTIAL-TO-LVDS CLOCK DISTRIBUTION CHIP | | REVISION HISTORY SHEET | | | | | | | | | | |-----|------------------------|---------|------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------|--------|--|--|--|--| | Rev | Table | Page | Description of Change | Date | | | | | | | | _ | Т6 | 9 | Reliability Table - revised air flow from Linear Feet per Minute to Meters per Second. | 5/6/04 | | | | | | | | A | Т8 | Т8 | Т8 | 11 | Ordering Information Table - corrected typo in Part/Order Number from ICS8540BG to ICS85408BG. | 5/6/04 | | | | | | Α | | 1 | Pin Assignment - corrected package information from 300-MIL to 173-MIL | 8/25/04 | | | | | | | | А | Т8 | 1<br>11 | Features Section - added Lead-Free bullet. Corrected Block Diagram. Ordering Information Table - Added Lead-Free information | 4/25/05 | | | | | | | | Α | Т8 | 11 | Ordering Information Table - Added Lead-Free part number | 12/6/07 | | | | | | |